DocumentCode :
1558052
Title :
Optimal n-tier multilevel interconnect architectures for gigascale integration (GSI)
Author :
Venkatesan, Raguraman ; Davis, Jeffrey A. ; Bowman, Keith A. ; Meindl, James D.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
9
Issue :
6
fYear :
2001
Firstpage :
899
Lastpage :
912
Abstract :
A multilevel interconnect architecture design methodology that optimizes the interconnect cross-sectional dimensions of each metal layer is introduced that reduces logic macrocell area, cycle time, power consumption or number of metal layers. The predictive capability of this methodology, which is based on a stochastic wiring distribution, provides insight into defining the process technology parameters for current and future generations of microprocessors and application-specific integrated circuits (ASICs). Using this methodology on an ASIC logic macrocell case study for the 100 nm technology generation, the optimized n-tier multilevel interconnect architecture reduces macrocell area by 32%, cycle time by 16% or number of wiring tracks required on the topmost tier by 62% compared to a conventional design where pitches are doubled for every successive pair of levels. A new repeater insertion methodology is also described that further enhances gigascale integration (GSI) system performance. By using repeaters, a further reduction of 70% in macrocell area, 18% in cycle time, 25% in number of metal levels or 44% in power dissipation is achieved, when compared to an n-tier design without repeaters. The key distinguishing feature of the methodology is its comprehensive framework that simultaneously solves two distinct problems-optimal wire sizing and wiring layer assignment-using independent constraints on maximum repeater area for efficient design space exploration to optimize the area, power, frequency, and metal levels of a GSI logic megacell.
Keywords :
application specific integrated circuits; circuit CAD; circuit optimisation; integrated circuit design; integrated circuit interconnections; logic design; radio repeaters; wafer-scale integration; 100-nm technology; ASICs; application-specific integrated circuits; cycle time; gigascale integration; interconnect cross-sectional dimensions; logic macrocell; logic macrocell area; metal layer; microprocessors; n-tier multilevel interconnect architecture; optimal wire sizing; power consumption; power dissipation; repeaters; stochastic wiring distribution; wire-length distribution; wiring layer assignment; Application specific integrated circuits; Design methodology; Design optimization; Energy consumption; Integrated circuit interconnections; Integrated circuit technology; Logic design; Macrocell networks; Repeaters; Wiring;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.974903
Filename :
974903
Link To Document :
بازگشت