DocumentCode :
1558640
Title :
A 16-Gb/s Backplane Transceiver With 12-Tap Current Integrating DFE and Dynamic Adaptation of Voltage Offset and Timing Drifts in 45-nm SOI CMOS Technology
Author :
Gangasani, Gautam R. ; Hsu, Chun-Ming ; Bulzacchelli, John F. ; Rylov, Sergey ; Beukema, Troy ; Freitas, David ; Kelly, William ; Shannon, Michael ; Qi, Jieming ; Xu, Hui H. ; Natonio, Joseph ; Rasmus, Todd ; Guo, Jong-Ru ; Wielgos, Michael ; Garlett, Jon
Author_Institution :
Syst. & Technol. Group, IBM, Hopewell Junction, NY, USA
Volume :
47
Issue :
8
fYear :
2012
Firstpage :
1828
Lastpage :
1841
Abstract :
This paper presents a 16-Gb/s 45-nm SOI CMOS transceiver for multi-standard backplane applications. The receiver uses a 12-tap DFE with circuit refinements for supporting higher data rates. Both the receiver and the transmitter use dynamic adaptation to combat parameter drift due to changing supply voltage and temperature. A 3-tap FFE is included in the source-series-terminated driver. The combination of DFE and FFE permits error-free NRZ signaling at 16 Gb/s over channels exceeding 30 dB loss. The 8-port core with two PLLs is fully characterized for 16 GFC and consumes 385 m W/link.
Keywords :
CMOS integrated circuits; decision feedback equalisers; driver circuits; radio transceivers; silicon-on-insulator; PLL; SOI CMOS technology; backplane transceiver; bit rate 16 Gbit/s; circuit refinements; error-free NRZ signaling; parameter drift; receiver; size 45 nm; source-series-terminated driver; tap current integrating DFE; timing drifts; transmitter; voltage offset; voltage offset dynamic adaptation; Calibration; Clocks; Computer architecture; Decision feedback equalizers; Linearity; Timing; Transceivers; DFE; FFE; duty cycle correction; dynamic adaptation; phase rotator linearity; serial links;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2196313
Filename :
6244847
Link To Document :
بازگشت