Title :
Eutectic Sn-Ag solder bump process for ULSI flip chip technology
Author :
Ezawa, Hirokazu ; Miyata, Masahiro ; Honma, Soichi ; Inoue, Hiroaki ; Tokuoka, Tsuyoshi ; Yoshioka, Junichiro ; Tsujimura, Manabu
Author_Institution :
Adv. Process Eng. Dept., Toshiba Corp. Semicond. Co., Yokohama, Japan
fDate :
10/1/2001 12:00:00 AM
Abstract :
A novel eutectic Pb-free solder bump process, which provides several advantages over conventional solder bump process schemes, has been developed. A thick plating mask can be fabricated for steep wall bumps using a nega-type resist with a thickness of more than 50 μm by single-step spin coating. This improves productivity for mass production. The two-step electroplating is performed using two separate plating reactors for Ag and Sn. The Sn layer is electroplated on the Ag layer. Eutectic Sn-Ag alloy bumps can be easily obtained by annealing the Ag/Sn metal stack. This electroplating process does not need strict control of the Ag to Sn content ratio in alloy plating solutions. The uniformity of the reflowed bump height within a 6-in wafer was less than 10%. The Ag composition range within a 6-in wafer was less than ±0.3 wt.% Ag at the eutectic Sn-Ag alloy, analyzed by ICP spectrometry. SEM observations of the Cu/barrier layer/Sn-Ag solder interface and shear strength measurements of the solder bumps were performed after 5 times reflow at 260°C in N2 ambient. For the Ti(100 nm)/Ni(300 nm)/Pd(50 nm) barrier layer, the shear strength decreased to 70% due to the formation of Sn-Cu intermetallic compounds. Thicker Ti in the barrier metal stack improved the shear strength. The thermal stability of the Cu/barrier layer/Sn-Ag solder metal stack was examined using Auger electron spectrometry analysis. After annealing at 150°C for 1000 h in N2 ambient, Sn did not diffuse into the Cu layer for Ti(500 nm)/Ni(300 nm)/Pd(50 nm) and Nb(360 nm)/Ti(100 nm)/Ni(300 nm)/Pd(50 nm) barrier metal stacks. These results suggest that the Ti/Ni/Pd barrier metal stack available to Sn-Pb solder bumps and Au bumps on Al pads is viable for Sn-Ag solder bumps on Cu pads in upcoming ULSIs
Keywords :
ULSI; annealing; chemical interdiffusion; diffusion barriers; electroplating; eutectic alloys; flip-chip devices; integrated circuit interconnections; integrated circuit packaging; interface structure; microassembling; reflow soldering; scanning electron microscopy; shear strength; silver alloys; thermal stability; tin alloys; 100 nm; 1000 hr; 150 C; 260 C; 300 nm; 50 micron; 50 nm; 500 nm; 6 in; Ag composition range; Ag electroplated layer; Ag/Sn metal stack; Al; Al pad; Au; Au bump; Auger electron spectrometry analysis; Cu; Cu pad; Cu/barrier layer/Sn-Ag solder interface; Cu/barrier layer/Sn-Ag solder metal stack; ICP spectrometry; N2; N2 reflow ambient; Nb-Ti-Ni-Pd; Nb/Ti/Ni/Pd barrier metal stacks; Pb-free solder bump process; SEM; Sn electroplated layer; Sn-Ag solder bump; Sn-Cu intermetallic compounds; Sn-Pb solder bump; SnAg; SnPb; Ti-Ni-Pd; Ti/Ni/Pd barrier layer; Ti/Ni/Pd barrier metal stack; ULSIs; alloy plating solutions; annealing; barrier metal; barrier metal stack; eutectic Sn-Ag alloy; eutectic Sn-Ag alloy bumps; eutectic Sn-Ag solder bump process; flip chip interconnection; mass production; nega-type resist; plating mask; plating reactors; productivity; reflowed bump height uniformity; shear strength; shear strength measurements; solder bumps; spin coating; thermal stability; two-step electroplating; wall bumps; Annealing; Coatings; Flip chip; Inductors; Mass production; Productivity; Resists; Spectroscopy; Tin; Ultra large scale integration;
Journal_Title :
Electronics Packaging Manufacturing, IEEE Transactions on
DOI :
10.1109/6104.980036