Title :
Efficient ABR service engine for ATM networks
Author :
Choi, Y. ; Kang, S. ; Chong, S.
Author_Institution :
Display Div., LG Electron. Inc, Seoul, South Korea
fDate :
12/1/2001 12:00:00 AM
Abstract :
Considerable efforts have been focused on the available bit rate (ABR) service, which enables maximal link utilisation in the ATM network. An ABR service engine is presented, which provides optimal hardware solution for all functions of the ABR service algorithm. To compute congestion control information, the ABR service engine consists of an ER engine, a queueing connection (QC) estimation unit, and a cell decoder/encoder (CDE). To implement the algorithm efficiently, the new engine uses the following schemes. The ER is periodically computed in order to provide sufficient computation time. Through a periodical computation, a low cell delay is achieved when cells pass through the ABR service engine. Using a QC corrector, the implementation of the QC estimation unit is simplified. A register control block efficiently controls internal variables, and arithmetic units are designed for precise computation with simple architecture. Therefore, the ABR service engine is very small in size and provides high speed. In addition, it realises the computation of the congestion control information without a cell delay
Keywords :
asynchronous transfer mode; delays; field programmable gate arrays; switching networks; telecommunication congestion control; ABR service engine; ATM networks; arithmetic units; available bit rate service; cell decoder/encoder; cell delay; computation time; congestion control information; internal variables; maximal link utilisation; optimal hardware solution; periodical computation; queueing connection estimation unit; register control block;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20010622