DocumentCode :
1560116
Title :
Novel FPGA implementations of Walsh-Hadamard transforms for signal processing
Author :
Amira, A. ; Bouridane, A. ; Milligan, P. ; Roula, M.
Author_Institution :
Sch. of Computer. Sci., Queen´´s Univ., Belfast, UK
Volume :
148
Issue :
6
fYear :
2001
fDate :
12/1/2001 12:00:00 AM
Firstpage :
377
Lastpage :
383
Abstract :
The paper describes two approaches suitable for a field-programmable gate-array (FPGA) implementation of fast Walsh-Hadamard transforms. These transforms are important in many signal-processing applications including speech compression, filtering and coding. Two novel architectures for the fast Hadamard transforms using both a systolic architecture and distributed arithmetic techniques are presented. The first approach uses the Baugh-Wooley multiplication algorithm for a systolic architecture implementation. The second approach is based on both a distributed arithmetic ROM and accumulator structure, and a sparse matrix-factorisation technique. Implementations of the algorithms on a Xilinx FPGA board are described. The distributed arithmetic approach exhibits better performances when compared with the systolic architecture approach
Keywords :
Hadamard transforms; distributed arithmetic; field programmable gate arrays; matrix decomposition; signal processing; sparse matrices; systolic arrays; Baugh-Wooley multiplication algorithm; FPGA implementations; ROM-based distributed arithmetic; Walsh-Hadamard transforms; Xilinx. FPGA board; accumulator structure; distributed arithmetic techniques; fast Hadamard transforms; field-programmable gate-array implementation; signal processing; sparse matrix-factorisation technique; systolic architecture;
fLanguage :
English
Journal_Title :
Vision, Image and Signal Processing, IEE Proceedings -
Publisher :
iet
ISSN :
1350-245X
Type :
jour
DOI :
10.1049/ip-vis:20010674
Filename :
982304
Link To Document :
بازگشت