DocumentCode :
1560746
Title :
A rescheduling and fast pipeline VLSI architecture for lifting-based discrete wavelet transform
Author :
Wu, Bing-Fei ; Lin, Chung-Fu
Author_Institution :
Dept. of Electr. & Control Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
2
fYear :
2003
Abstract :
In this paper, we propose a fast pipeline VLSI architecture for 1D lifting-based discrete wavelet transform (DWT). This design method merges the filtering steps called the predictor and updater into one single step. Based on this modified algorithm, we explore the data dependency of the input and output signals, and thus make the pipeline design more efficiently for hardware implementation under the same processor elements proposed in previous works. Moreover, the inverse DWT case also adopts the same architecture as the forward DWT. Finally, the area and the working frequency of the proposed architecture in 0.35 μm technology are 2.511×2.510 mm2, and 150 MHz, respectively.
Keywords :
CMOS digital integrated circuits; VLSI; data compression; digital signal processing chips; discrete wavelet transforms; high-speed integrated circuits; image coding; pipeline processing; processor scheduling; 0.35 micron; 150 MHz; 1D lifting-based discrete wavelet transform; DSP; data dependency; design method; fast pipeline VLSI architecture; inverse DWT; predictor; rescheduling; updater; Algorithm design and analysis; Design methodology; Discrete wavelet transforms; Filtering; Frequency; Hardware; Pipelines; Signal design; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206078
Filename :
1206078
Link To Document :
بازگشت