Title :
A new 2-D 8×8 DCT/IDT core design using group distributed arithmetic
Author :
Guo, Jiun-In ; Chen, Jia-Wei ; Chen, Han-Chen
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Taiwan
Abstract :
This paper presents a new two-dimensional (2-D) 8×8 discrete cosine/inverse discrete cosine transform (DCT/IDCT) core design using the group distributed arithmetic (GDA) approach. We adopt the way of DA computation and exploit the good features of the cyclic convolution to facilitate an efficient realization of 2-D 8×8 DCT/IDCT core design using shared ROM modules, barrier shifters, and accumulators. To increase the ROM utilization, we re-arrange the content of ROM into several groups in which all the elements in a group will be accessed simultaneously in accumulating the DCT/IDCT outputs. The comparison results with the existing designs show that the proposed design possesses averagely 62.6% reduction in the delay-area products (ns*Kμm2) based on a 0.35 μm CMOS technology.
Keywords :
CMOS digital integrated circuits; VLSI; convolution; digital signal processing chips; discrete cosine transforms; distributed arithmetic; 0.35 micron; 2D DCT/IDCT core design; CMOS technology; accumulators; barrier shifters; cyclic convolution; group distributed arithmetic approach; inverse discrete cosine transform; shared ROM modules; Algorithm design and analysis; Arithmetic; CMOS technology; Convolution; Costs; Delay; Discrete Fourier transforms; Discrete cosine transforms; Hardware; Read only memory;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206083