Title :
A half-pel motion estimation architecture for MPEG-4 applications
Author :
Sayed, Mohammed ; Badawy, Wael
Author_Institution :
Dept. of Electr. & Comput. Eng., Calgary Univ., Alta., Canada
Abstract :
This paper presents a novel half-pel motion estimation architecture for MPEG-4 applications. The proposed architecture consists of two parts; interpolation part and full search block matching part. The first part computes the half-pel values by interpolation of the full pixels. The second part searches for the best match to the reference block using full search block matching algorithm to enhance the video quality. The proposed architecture has been prototyped, simulated and synthesized for 0.18 μm CMOS technology using TSMC standard cells. At 50 MHz clock frequency the proposed architecture needs 120 μsec to compute the motion vectors. The prototyped architecture consumes 247.04 mW with 1.6 V supply voltage and has core area of 0.703 mm2.
Keywords :
CMOS digital integrated circuits; data compression; digital signal processing chips; interpolation; motion estimation; video coding; 0.18 micron; 1.6 V; 247.04 mW; 50 MHz; CMOS technology; MPEG-4; full-search block matching algorithm; half-pel motion estimation architecture; interpolation; video compression; CMOS technology; Clocks; Computational modeling; Computer architecture; Frequency; Interpolation; MPEG 4 Standard; Motion estimation; Prototypes; Virtual prototyping;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206093