DocumentCode :
1560815
Title :
Architectures for function evaluation on FPGAs
Author :
Sidahoao, N. ; Constantinides, George A. ; Cheung, P.Y.
Author_Institution :
Dept. of Electron. Eng., Mahanakorn Univ. of Technol., Bangkok, Thailand
Volume :
2
fYear :
2003
Abstract :
This paper presents a new family of architectures for multi-cycle area-efficient evaluation of elementary and composite functions, and an exploration of the design tradeoffs for implementation on Field Programmable Gate Arrays (FPGAs). The method is exemplified with two common functions, sine and power-of-2. To test the performance of each design, we compare the proposed architecture to an established table-based method for several different input word-lengths and output precision requirements. FPGA-based results are presented, illustrating both the technology-independent and the technology-specific attributes of the tradeoff of area and speed between the proposed techniques.
Keywords :
field programmable gate arrays; function evaluation; FPGA architecture; function evaluation; power-of-2 function; sine function; Arithmetic; Costs; Design automation; Design engineering; Digital signal processing; Field programmable gate arrays; Function approximation; Hardware; Minimax techniques; Polynomials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206096
Filename :
1206096
Link To Document :
بازگشت