DocumentCode :
1561123
Title :
Energy-efficient pipelines
Author :
Teifel, John ; Fang, David ; Biermann, David ; Kelly, Clint ; Manohar, Rajit
Author_Institution :
Comput. Syst. Lab., Cornell Univ., Ithaca, NY, USA
fYear :
2002
Firstpage :
23
Lastpage :
33
Abstract :
We discuss the design of energy-efficient pipelines for asynchronous VLSI architectures. To maximize throughput in asynchronous pipelines it is often necessary to insert buffer stages, increasing the energy overhead Instead of optimizing pipelines for minimum energy or maximum throughput, we consider a joint energy-time metric of the form Eτα where E is the energy per operation and τ is the time per operation. We show that pipelines optimized for the Eτα energy-time metric may need fewer buffer stages and we give bounds when such stages can be removed. We present several common asynchronous pipeline structures and their energy-time optimized solutions.
Keywords :
VLSI; asynchronous circuits; buffer circuits; pipeline processing; asynchronous VLSI architectures; asynchronous pipeline structures; buffer stages; energy overhead; energy-efficient pipelines; joint energy-time metric; Asynchronous circuits; Computer architecture; Design optimization; Energy efficiency; Laboratories; Pipelines; Power engineering and energy; Throughput; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2002. Proceedings. Eighth International Symposium on
ISSN :
1522-8681
Print_ISBN :
0-7695-1540-1
Type :
conf
DOI :
10.1109/ASYNC.2002.1000293
Filename :
1000293
Link To Document :
بازگشت