DocumentCode :
1561193
Title :
Relative timing based verification of timed circuits and systems
Author :
Kim, Hoshik ; Beerel, Peter A. ; Stevens, Ken
Author_Institution :
Asynchronous CAD Group, Univ. of Southern California, Los Angeles, CA, USA
fYear :
2002
Firstpage :
115
Lastpage :
124
Abstract :
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are particularly challenging to design and verify due to complicated timing constraints that must hold to ensure correct operation. Identifying a small, sufficient, and easily verifiable set of relative timing constraints simplifies both design and verification. However, the manual identification of these constraints is a complex and error-prone process. This paper presents the first systematic algorithm to generate and optimize relative timing constraints sufficient to guarantee correctness. The algorithm has been implemented in our RTCG tool and has been applied to several real-life circuits. In all cases, the tool successfully generates a sufficient set of easily verifiable relative timing constraints. Moreover the generated constraint sets are the same size or smaller than that of the hand-optimized constraints.
Keywords :
asynchronous circuits; circuit analysis computing; delays; formal verification; reachability analysis; timing; RTCG tool; asynchronous self-resetting circuits; reachability analysis; relative timing based verification; relative timing constraints; synchronous self-resetting circuits; timed circuits; Analytical models; Asynchronous circuits; Circuit simulation; Circuits and systems; Constraint optimization; Delay; Design automation; Routing; State-space methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2002. Proceedings. Eighth International Symposium on
ISSN :
1522-8681
Print_ISBN :
0-7695-1540-1
Type :
conf
DOI :
10.1109/ASYNC.2002.1000302
Filename :
1000302
Link To Document :
بازگشت