Title :
Partitioning approach to find an exact solution to the fitting problem in an application-specific EPLD device
Author :
Chrzanowska-Jeske, Malgorzata ; Goller, Steffen
Author_Institution :
Dept. of Electr. Eng., Portland State Univ., OR, USA
Abstract :
A new routing-driven partitioning approach for fitting a sequential circuit onto limited-connectivity EPLDs (electrically programmable logic devices) is presented. The fitting problem is stated as a graph monomorphism problem. Global, local, and adjacency routing constraints are used to define the partitioning properties of the graph representing chip resources. This approach very effectively limits the solution space of the graph monomorphism problem in the early stages of the search. The program which uses the proposed algorithm to solve the fitting problem for the CY7C361 device, from Cypress Semiconductor, has been implemented and tested. Solutions to a number of problems unsolved by the previous fitter were found. The experimental results are presented
Keywords :
field programmable gate arrays; finite state machines; graph theory; logic CAD; logic partitioning; network routing; sequential circuits; CY7C361 device; Cypress Semiconductor; FPLA; adjacency routing constraints; application-specific EPLD device; electrically programmable logic devices; finite state machines; fitting; global constraints; graph monomorphism; local constraints; routing-driven partitioning; sequential circuit; Circuits; Field programmable gate arrays; Logic devices; Macrocell networks; Partitioning algorithms; Programmable logic arrays; Routing; Search methods;
Conference_Titel :
Design Automation Conference, 1993, with EURO-VHDL '93. Proceedings EURO-DAC '93., European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-4350-1
DOI :
10.1109/EURDAC.1993.410614