Title :
Synthesizing checkers for on-line verification of System-on-Chip designs
Author_Institution :
Inst. of Comput. Sci., Bremen Univ., Germany
Abstract :
In modern System-on-Chip (SoC) designs verification becomes the major bottleneck. Since by using state-of-the-art techniques complete designs cannot be fully formally verified, it becomes more and more important to check the correct behaviour during operation. This becomes even more significant in systems that are changed during lifetime, like re-configurable systems. In this paper we present a hardware extension that allows to efficiently synthesize checkers and properties that have been used in the verification process. This allows for an on-line verification of SoC designs. For the verification hardware a regular layout is discussed that can easily be synthesized and has a very low area overhead. The on-line check has (nearly) no effect on the delay of the considered chip.
Keywords :
circuit CAD; integrated circuit design; system-on-chip; checker synthesis; hardware layout; on-line verification; reconfigurable system; system-on-chip design; Art; Circuit simulation; Circuit synthesis; Computer science; Costs; Delay effects; Hardware; Modems; System-on-a-chip; Testing;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206281