DocumentCode :
1562511
Title :
Partitioning strategies within a distributed multilevel logic simulator including dynamic repartitioning
Author :
Simic, Negoslav ; Ortner, Harden
Author_Institution :
Inst. fur Tech. Inf., Tech. Univ. Berlin, Germany
fYear :
1993
Firstpage :
96
Lastpage :
101
Abstract :
Standard gate and switch level simulators are not capable of simulating accurate behavior of certain properties of BiCMOS digital circuits such as bidirectionality and charge sharing. Therefore, the parallelizing and mixing of timing level simulation and gate level simulation within a multilevel simulator would provide an effective balance between simulation speed and functional accuracy. The ability of the simulation system to change its internal partitioning during simulation time is presented. This feature is called dynamic repartitioning and improves the speedup of parallel logic simulation about 20-40% using small numbers of subsimulators
Keywords :
BiCMOS digital integrated circuits; VLSI; circuit CAD; computational complexity; digital simulation; integrated circuit design; logic CAD; logic partitioning; parallel processing; BiCMOS digital circuits; bidirectionality; charge sharing; distributed multilevel logic simulator; dynamic repartitioning; functional accuracy; gate level simulation; mixing; parallel logic simulation; simulation speed; timing level simulation; Automatic control; BiCMOS integrated circuits; Circuit simulation; Digital circuits; Discrete event simulation; Logic gates; Switches; Switching circuits; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1993, with EURO-VHDL '93. Proceedings EURO-DAC '93., European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-4350-1
Type :
conf
DOI :
10.1109/EURDAC.1993.410622
Filename :
410622
Link To Document :
بازگشت