DocumentCode :
1562808
Title :
Combinational circuit fault diagnosis using logic emulation
Author :
Lu, Shyue-Kung ; Chen, Jian-Long ; Wu, Cheng-Wen ; Chang, Wen-Feng ; Huang, Shi-Yu
Volume :
5
fYear :
2003
Abstract :
We propose an emulation-based diagnosis technique for combinational circuits in this paper. To verify our approach, a hardware emulator is implemented by using Altera MAX+Plus II CPLD Development System. Our approach reduces the CPU time required by a software-based diagnosis technique significantly, and greatly eliminates the hardware requirements with circuit partitioning techniques and novel fault injection elements (FIEs). Moreover, our diagnosis algorithm also decreases the times of simulation when performing diagnosis. Experimental results for ISCAS-85 benchmark circuits show that our emulation system is 45 times faster than Kokan´s (1999) on the average.
Keywords :
combinational circuits; fault diagnosis; logic partitioning; logic simulation; programmable logic devices; Altera MAX+Plus II CPLD Development System; CPU time; ISCAS-85 benchmark circuits; circuit partitioning techniques; combinational circuit fault diagnosis; emulation-based diagnosis technique; fault injection elements; hardware emulator; logic emulation; simulation times; software-based diagnosis technique; Cause effect analysis; Circuit faults; Combinational circuits; Dictionaries; Emulation; Fault diagnosis; Hardware; Logic devices; Performance analysis; Programmable logic devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206347
Filename :
1206347
Link To Document :
بازگشت