DocumentCode :
1563115
Title :
Fast prototyping of reconfigurable architectures from a C program
Author :
Bilavarn, S. ; Gogniat, G. ; Philippe, J.L. ; Bossuet, L.
Author_Institution :
LESTER, South Britany Univ., Lorient, France
Volume :
5
fYear :
2003
Abstract :
Rapid evaluation and design space exploration at the algorithmic level are important issues in the design cycle. In this paper we propose an original area vs delay estimation methodology that targets reconfigurable architectures. Two main steps compose the estimation flow: i) the structural estimation which is technological independent and performs an automatic design space exploration and ii) the physical estimation which performs a technologic mapping to the target reconfigurable architecture. Experiments conducted on Xilinx (XC4000, Virtex) and Altera (Flex 10K, Apex) components for a 2D DWT and a speech coder lead to an average error of about 10% for temporal values and 18% for area estimations.
Keywords :
C language; circuit layout CAD; delay estimation; discrete wavelet transforms; field programmable gate arrays; integrated circuit layout; logic CAD; reconfigurable architectures; software prototyping; speech coding; 2D DWT; Altera components; C program; Xilinx components; algorithmic level; area estimation methodology; automatic design space exploration; delay estimation methodology; design space exploration; fast prototyping; physical estimation; rapid evaluation; reconfigurable architectures; speech coder; structural estimation; technologic mapping; Circuit synthesis; Costs; Design methodology; Field programmable gate arrays; High level synthesis; Parallel processing; Prototypes; Reconfigurable architectures; Space exploration; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206381
Filename :
1206381
Link To Document :
بازگشت