Title :
An algorithm and hardware architecture for integrated modular division and multiplication in GF(p) and GF(2n)
Author :
Tawalbeh, Lo´ai A. ; Tenca, Alexandre F.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Abstract :
This work presents an algorithm and architecture that integrates modular division and multiplication in both GF(p) and GF(2n) fields (unified). The algorithm is based on the extended binary GCD algorithm for modular division and on the Montgomery´s method for modular multiplication. For the division operation, the proposed algorithm uses a counter to keep track of the difference between two field elements and this way eliminate the need for comparisons which are usually expensive and time-consuming. The proposed architecture efficiently supports all the operations in the algorithm and uses carry-save unified adders for reduced critical path delay, making the proposed architecture faster than other previously proposed designs. Experimental results using synthesis for AMI 0.5 μm CMOS technology are shown and compared with other dividers and multipliers.
Keywords :
Galois fields; adders; algorithm theory; computer architecture; delays; digital arithmetic; GF(2n) field; GF(p) field; Montgomery method; critical path delay; extended binary GCD algorithm; hardware architecture; integrated modular division; integrated modular multiplication; Hardware;
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2004. Proceedings. 15th IEEE International Conference on
Print_ISBN :
0-7695-2226-2
DOI :
10.1109/ASAP.2004.1342475