DocumentCode :
1564606
Title :
Single-Chip FPGA Implementation of a Digital VRM Controller with Interlaced Sampling and Control Technique
Author :
Lin, Yu-Tzung ; Wang, Yi-Chung ; Tzou, Ying-Yu
Author_Institution :
Nat. Chiao Tung Univ., Hsinchu
fYear :
2007
Firstpage :
1441
Lastpage :
1447
Abstract :
This paper presents the design and implementation of a singe-chip FPGA based digital VRM controller for multi-phase synchronous buck converters with interlaced current sampling and load current feed-forward compensation techniques. The sampling of the inductor current is synchronized with the middles of leading and trailing edges of the PWM signal of each synchronous buck converter for both turn-on and turn-off. The proposed sampling scheme has a high noise immunity to the common-mode switching noises induced by the switching of the MOSFET and its parasitic junction capacitances resulted by the heat sink. A true average current signal with minimum response time can be measured with accuracy within a switching period. The timing clocks for the digital controller and the digital PWM generator are interlaced with each other to achieve a minimum delay at a same sampling and switching frequency. A digital interface is designed for the connected microprocessor load to adjust the output voltage and provide feed-forward load current compensation according to its clock rate, loading factor, and pipeline scheduling. The realization scheme for the proposed digital VRM controller has been described. Simulation analysis and experimental verifications are given to illustrate the fast dynamic response control of VRM for advanced microprocessors.
Keywords :
PWM power convertors; compensation; dynamic response; field programmable gate arrays; heat sinks; microprocessor chips; power MOSFET; scheduling; switching convertors; voltage control; voltage regulators; MOSFET; common-mode switching noise; connected microprocessor load; control technique; digital PWM generator; digital VRM controller; dynamic response control; heat sink; interlaced sampling; load current feed-forward compensation; multiphase synchronous buck converters; noise immunity; parasitic junction capacitance; pipeline scheduling; single-chip FPGA; voltage regulation module; Buck converters; Clocks; Delay; Digital control; Feedforward systems; Field programmable gate arrays; Inductors; Microprocessors; Pulse width modulation; Sampling methods; digital VRM controller; interlaced sampling and control scheme; single-chip FPGA implementation; synchronous current sampling technique;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2007. PESC 2007. IEEE
Conference_Location :
Orlando, FL
ISSN :
0275-9306
Print_ISBN :
978-1-4244-0654-8
Electronic_ISBN :
0275-9306
Type :
conf
DOI :
10.1109/PESC.2007.4342206
Filename :
4342206
Link To Document :
بازگشت