Title :
A VLSI array CORDIC architecture
Author :
Ahmed, Hassan M. ; Fu, Kin-Ho
Author_Institution :
Dept. of Electr. Comput. & Syst. Eng., Boston Univ., MA, USA
Abstract :
Use of the CORDIC (COordinate Rotation DIgital Computer) algorithm has been proposed for signal processing applications, since it has been shown that many DSP algorithms are fundamentally described by generalized rotations. However, the iterative nature of CORDIC has diminished its utility in high-speed real-time signal processing applications. The authors propose an array architecture for VLSI implementation of the CORDIC algorithm that aims to circumvent this shortcoming. The size and speed of the structure is compared with those of array multiplier and array divider structures. It is shown that the array CORDIC, while consuming a larger absolute real estate than these other structures, provides a better speed/area tradeoff as well as a rich set of elementary functions
Keywords :
CMOS integrated circuits; VLSI; computerised signal processing; digital signal processing chips; CMOS; DSP; IC; VLSI array CORDIC architecture; coordinate rotation digital computer; elementary functions; high-speed real-time; signal processing; speed/area tradeoff; Application software; Array signal processing; Computer architecture; Digital signal processing; Equations; Iterative algorithms; Lattices; Signal processing algorithms; Systems engineering and theory; Very large scale integration;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1989. ICASSP-89., 1989 International Conference on
Conference_Location :
Glasgow
DOI :
10.1109/ICASSP.1989.266947