DocumentCode :
1564923
Title :
A high speed fixed point binary divider
Author :
Canaris, John
Author_Institution :
Dept. of Electr. Eng., Idaho Univ., Moscow, ID, USA
fYear :
1989
Firstpage :
2393
Abstract :
The use of recently developed pass transistor design techniques permits the design of an extremely regular, ultrasmall, but flexible high speed fixed point binary divider. This architecture allows a division module to be part of a general purpose DSP processor, just as multipliers are today. Special-purpose divider ships with very high data rates can also be created with this architecture. The circuit is small enough that many dividers, operating as pipelines, as parallel circuits, or as pipelined/parallel combinations, can be integrated on a single die. A chip containing twenty-four 16-bit dividers has been designed and fabricated. The dividers operate in parallel at a worst case clock rate of 20 MHz. This chip contains 152786 transistors and is 6.4 mm by 6.6 mm, yielding an overall chip density of 276 μm2 per device, including the pads
Keywords :
dividing circuits; 16 bit; 20 MHz; division module; general purpose DSP processor; high speed fixed point binary divider; parallel circuits; pass transistor design; pipeline circuits; pipelined/parallel combinations; very high data rates; Adders; Clocks; Digital signal processing chips; Integrated circuit yield; Iterative algorithms; Logic arrays; NASA; Pipelines; Proposals; Sections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1989. ICASSP-89., 1989 International Conference on
Conference_Location :
Glasgow
ISSN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.1989.266949
Filename :
266949
Link To Document :
بازگشت