Title :
Reconfigurable implementation for On-Board digital Processors
Author :
Morlet, C. ; Iacomacci, F. ; Autelitano, F. ; Quaranta, F.
Author_Institution :
Europeam Space Agency, ESA/ESTEC, Noordwijk
Abstract :
The possibility to adapt in-flight the behavior of a space-based equipment to different operating conditions and/or new functional requirements is of paramount importance in the field of the commercial telecommunications satellite systems. The in-flight adaptability is particularly significant for an on-board processor (OBP) based on the signal regeneration: such kind of equipments, though offering excellent performances, require the knowledge of the air interface to operate. The present paper describes a regenerative OBP architecture which makes use of the SRAM-based FPGA technology to obtain a fully reconfigurable platform, where any functional block of the signal processing chain may be completely modified in-flight. A prototype of the proposed OBP architecture and a procedure to perform an efficient and reliable payload reconfiguration is described.
Keywords :
SRAM chips; field programmable gate arrays; satellite communication; signal processing; software radio; SRAM-based FPGA; on-board digital processors; on-board processor; reliable payload reconfiguration; satellite systems; signal regeneration; Artificial satellites; Bit error rate; Computer architecture; Digital video broadcasting; Field programmable gate arrays; Hardware; Satellite broadcasting; Signal processing; Software radio; Space technology; FPGA; On-board processor; Reconfigurability; Software radio;
Conference_Titel :
Signal Processing for Space Communications, 2008. SPSC 2008. 10th International Workshop on
Conference_Location :
Rhodes Island
Print_ISBN :
978-1-4244-2572-3
Electronic_ISBN :
978-1-4244-2573-0
DOI :
10.1109/SPSC.2008.4686732