DocumentCode :
1565109
Title :
VLSI architectures for block matching algorithms
Author :
Komarek, T. ; Pirsch, P.
Author_Institution :
Inst. fur Theor. Nachrichtentech. und Informationsverarbeitung, Hannover Univ., West Germany
fYear :
1989
Firstpage :
2457
Abstract :
Architectures for the realization of block matching algorithms are discussed, with emphasis on highly concurrent systolic array processors. A mapping methodology for systolic arrays known from the literature is applied to block matching algorithms. Examples of two-dimensional and one-dimensional systolic arrays are presented. The required transistor count and the maximum frame rate for real-time processing of video telephone and TV signals using currently available CMOS technology are estimated
Keywords :
CMOS integrated circuits; VLSI; cellular arrays; digital signal processing chips; picture processing; video signals; CMOS technology; TV signals; VLSI architectures; block matching algorithms; concurrent systolic array processors; mapping methodology; maximum frame rate; one-dimensional systolic arrays; real-time processing; transistor count; video telephone signals; CMOS technology; Computer architecture; Concurrent computing; Data flow computing; Semiconductor device modeling; Signal processing; Signal processing algorithms; Systolic arrays; Telephony; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1989. ICASSP-89., 1989 International Conference on
Conference_Location :
Glasgow
ISSN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.1989.266965
Filename :
266965
Link To Document :
بازگشت