DocumentCode :
156568
Title :
A novel DFT architecture for 3DIC test, diagnosis and repair
Author :
Lee, Minhung ; Adham, Saman ; Min-Jer Wang ; Ching-Nen Peng ; Hung-Chih Lin ; Sen-Kuei Hsu ; Hao Chen
Author_Institution :
Taiwan Semicond. Manuf. Co., Ltd., Hsinchu, Taiwan
fYear :
2014
fDate :
28-30 April 2014
Firstpage :
1
Lastpage :
4
Abstract :
Three-dimension ICs (3D-ICs) are the current trend due to their improvement in heterogeneous integration, performance, power consumption, silicon area, and form factors. However, the consequent new challenges are interconnects between dies, i.e., Through-Silicon-Vias (TSVs) and micro-bumps (μ-bumps). Therefore, many interconnect test, diagnosis, and repair schemes were proposed, such as double TSVs & double μ-bumps schemes. In this paper a novel DFT technique is presented based on the double resource schemes. Challenges to two-die, multi-tier, and numerous interconnects are handled by proposed testable, diag-nosable, repairable, and scalable element, structure, and flow.
Keywords :
design for testability; three-dimensional integrated circuits; 3DIC test; DFT architecture; double resource schemes; three dimension IC; Discrete Fourier transforms; Integrated circuit interconnections; Maintenance engineering; Metals; Redundancy; Switches; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2014 International Symposium on
Conference_Location :
Hsinchu
Type :
conf
DOI :
10.1109/VLSI-DAT.2014.6834879
Filename :
6834879
Link To Document :
بازگشت