DocumentCode :
156583
Title :
Complexity-effective implementation of programmable FIR filters using simplified canonic signed digit multiplier
Author :
Kuo-Chiang Chang ; Ching-Hao Lin ; Chih-Wei Liu
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2014
fDate :
28-30 April 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an energy-efficient FIR filter architecture which applies CSD multiplication to satisfy the design considerations of power consumption, flexibility and area cost. The proposed architecture reduces number of partial product rows and shift range of each coefficient multiplication to reduce energy consumption. However, the simplification restricts the use of filter coefficients. To mitigate this problem, this paper also presents a coefficient pre-processing flow to transform the original coefficients into applicable ones at design time to meet the restriction of the proposed multiplier. The simulation result reveals this technique can be applied for the computation of 97-tap filter. The design reduces up to 21.5% energy consumption per sample when compared with conventional Booth multiplier.
Keywords :
FIR filters; logic design; multiplying circuits; power consumption; programmable filters; Booth multiplier; CSD multiplication; canonic signed digit multiplier; complexity-effective implementation; energy consumption; energy-efficient FIR filter architecture; power consumption; programmable FIR filters; Band-pass filters; Computer architecture; Finite impulse response filters; Generators; Hardware; Power demand; Quantization (signal);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2014 International Symposium on
Conference_Location :
Hsinchu
Type :
conf
DOI :
10.1109/VLSI-DAT.2014.6834886
Filename :
6834886
Link To Document :
بازگشت