DocumentCode :
1565976
Title :
Boolean matching based on Boolean unification
Author :
Chen, Kuang-Chien
Author_Institution :
Fujitsu Lab. of America, San Jose, CA, USA
fYear :
1993
Firstpage :
346
Lastpage :
351
Abstract :
The authors consider the problem of detecting the equivalence of two single-output Boolean functions, considering the permutation and complementation of their inputs, complementation of outputs, and their associated don´t-care sets. This is often referred to as the Boolean matching problem. Boolean matching is a verification problem, and it has important applications in logic synthesis problems such as technology-mapping. An algorithm for solving the Boolean matching problem which is based on Boolean unification and branch-and-bound techniques is presented. This algorithm has been applied to the task of technology-mapping for cell-based designs, and experimental results show that it is an efficient and effective algorithm. Comparisons with existing Boolean matching algorithms are presented
Keywords :
Boolean functions; logic design; Boolean matching; Boolean unification; cell-based designs; complementation; logic synthesis; permutation; single-output Boolean functions; technology-mapping; verification; Algorithm design and analysis; Boolean functions; Circuit synthesis; Circuit testing; Combinational circuits; Data structures; Laboratories; Logic circuits; Signal synthesis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1993, with EURO-VHDL '93. Proceedings EURO-DAC '93., European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-4350-1
Type :
conf
DOI :
10.1109/EURDAC.1993.410660
Filename :
410660
Link To Document :
بازگشت