DocumentCode :
1566187
Title :
Rapid scheduling of efficient VLSI architectures for next-generation HSDPA wireless system using Precision C synthesizer
Author :
Guo, Yuanbin ; Xu, Gang ; McCain, Dennis ; Cavallaro, Joseph R.
Author_Institution :
Nokia Res. Center, Irving, TX, USA
fYear :
2003
Firstpage :
179
Lastpage :
185
Abstract :
In this paper, an efficient design flow integrating Mentor Graphics Precesion C and HDL designer is derived. In this hybrid prototyping environment, efficient FPGA architectures are scheduled rapidly with specific hardware resource/ timing/architecture constraints from C/C++ level modeling by allocating the usage of functional units and real-time requirements. Using this methodology, a system-on-chip architecture for the next-generation CDMA system, i.e., HSDPA system, is prototyped rapidly. Advanced algorithms including chip-level equalizer, turbo codec and clock tracking, frequency offset compensation, are scheduled with Precesion C. A relatively more area/timing efficient RTL architecture is generated automatically and integrated with other design blocks in HDL designer, then implemented efficiently in Xilinx FPGAs. This new design flow demonstrates productivity improvement of 2X for typical wireless communication algorithms and reduces the risk of product development dramatically.
Keywords :
VLSI; code division multiple access; computer architecture; hardware description languages; mobile radio; processor scheduling; system-on-chip; telecommunication computing; C level modeling; C++ level modeling; FPGA architecture; HDL designer; HSDPA system; High Speed Downlink Packet Access; Mentor Graphics Precesion C; Precision C synthesizer; RTL architecture; VLSI architecture; Xilinx FPGA; chip-level equalizer; clock tracking; design block; design flow; frequency offset compensation; functional unit; hardware architecture; hardware resource; hardware timing; hybrid prototyping environment; next-generation CDMA system; next-generation HSDPA wireless system; rapid scheduling; real-time requirement; system prototype; system-on-chip architecture; turbo codec; wireless communication algorithm; Algorithm design and analysis; Field programmable gate arrays; Graphics; Hardware design languages; Multiaccess communication; Prototypes; Resource management; Synthesizers; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid Systems Prototyping, 2003. Proceedings. 14th IEEE International Workshop on
ISSN :
1074-6005
Print_ISBN :
0-7695-1943-1
Type :
conf
DOI :
10.1109/IWRSP.2003.1207046
Filename :
1207046
Link To Document :
بازگشت