DocumentCode :
1566883
Title :
On the implementation of an efficient performance driven generator for conditional-sum-adders
Author :
Becker, Bernd ; Drechsler, Rolf ; Molitor, Paul
Author_Institution :
Comput. Sci. Dept., J.W.G. Univ., Frankfurt, Germany
fYear :
1993
Firstpage :
402
Lastpage :
407
Abstract :
The authors present data structures and an efficient algorithm realizing efficient performance driven generation of integer adders. The generator is parameterized in n, the operands´ bitlength, and tn , the delay of the addition. It outputs an area minimal n-bit adder of the conditional-sum type with delay ⩽tn, if such a circuit exists
Keywords :
VLSI; adders; data structures; integrated logic circuits; logic CAD; logic design; optimisation; VLSI; algorithm; area minimal n-bit adder; conditional-sum; conditional-sum-adders; data structures; delay; dynamic programming; efficient performance driven generator; integer adders; point location; Added delay; Adders; Circuits; Concurrent computing; Data structures; Delay effects; Dynamic programming; Libraries; Pins; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1993, with EURO-VHDL '93. Proceedings EURO-DAC '93., European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-4350-1
Type :
conf
DOI :
10.1109/EURDAC.1993.410668
Filename :
410668
Link To Document :
بازگشت