DocumentCode :
1567012
Title :
An HDL approach to board-level BIST
Author :
Alves, Gustavo R. ; Gericota, Manuel G. ; Ramalho, José L. ; Ferreira, José M M
Author_Institution :
INESC, Portugal
fYear :
1993
Firstpage :
410
Lastpage :
415
Abstract :
Boundary scan is now the most promising technology for testing high-complexity printed circuit boards. The number of BST components available to board-level designers is, however, still restricted, limiting the achievable fault coverage. The requirements to improve board-level testability are analyzed, and a corresponding set of testability blocks is proposed. A high flexibility and reduced cost solution is described, which implements these blocks on medium-complexity PLDs (programmable logic devices), using a simple and powerful HDL (hardware design language)
Keywords :
boundary scan testing; built-in self test; circuit CAD; design for testability; hardware description languages; printed circuit design; printed circuit testing; programmable logic devices; BST components; HDL; board-level BIST; boundary scan; hardware design language; high-complexity printed circuit boards; programmable logic devices; testability blocks; testing; Application specific integrated circuits; Binary search trees; Built-in self-test; Circuit faults; Circuit testing; Costs; Flexible printed circuits; Hardware design languages; Packaging; Pins;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1993, with EURO-VHDL '93. Proceedings EURO-DAC '93., European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-4350-1
Type :
conf
DOI :
10.1109/EURDAC.1993.410669
Filename :
410669
Link To Document :
بازگشت