DocumentCode :
1567215
Title :
Fractional-pel motion compensation interpolation architecture based on parallel FIR systolic arrays for H.264/AVC
Author :
Ma, Liang ; Du, Gao-Ming ; Zhang, Duo-li ; Song, Yu-kun ; Geng, Luo-Feng ; Gao, Ming-Lun
Author_Institution :
VLSI Res. Inst., Hefei Univ. of Technol., Hefei
fYear :
2008
Firstpage :
328
Lastpage :
331
Abstract :
A new architecture based on parallel FIR systolic arrays for motion compensation interpolation in H.264/AVC is presented in this paper. Unlike other interpolation architectures based on traditional adder tree or one systolic FIR, this design has advantages of both the pipeline property of systolic FIR filter and high parallel property. It has following characteristics: First, it uses several strategies to reduce the number of memory access. For example, the design fully uses the recursive relation between the fractional-pel samples, the appropriate interpolation orders for different situations are adopted, and two buffers are designed for storing immediate values. Second, it can increase the system clock frequency by using the systolic FIR filter to replace the traditional adder tree. Third, it can enhance the interpolation throughput by generating four fractional-pel samples in parallel. Fourth, it doesnpsilat need high memory bandwidth and can work under different bus-width by changing the number of systolic FIR filters. The design is synthesized with synopsys design compiler by using TSMC 0.18 um standard cell CMOS technology. The synthesis result shows that this architecture can achieve 230 MHz and meet the need for interpolation of the H.264 decoder for SDTV or HDTV.
Keywords :
CMOS integrated circuits; FIR filters; interpolation; motion compensation; systolic arrays; video coding; CMOS technology; H.264 decoder; H.264/AVC; fractional-pel motion compensation interpolation architecture; parallel FIR systolic arrays; synopsys design compiler; systolic FIR filter; Automatic voltage control; Buffer storage; CMOS technology; Clocks; Finite impulse response filter; Frequency; Interpolation; Motion compensation; Pipelines; Systolic arrays; FIR systolic arrays; H.264/AVC; VLSI architecture; fraction-pel interpolation; motion compensation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Anti-counterfeiting, Security and Identification, 2008. ASID 2008. 2nd International Conference on
Conference_Location :
Guiyang
Print_ISBN :
978-1-4244-2584-6
Electronic_ISBN :
978-1-4244-2585-3
Type :
conf
DOI :
10.1109/IWASID.2008.4688411
Filename :
4688411
Link To Document :
بازگشت