DocumentCode :
1567260
Title :
Pareto optimization of analog circuits considering variability
Author :
Graeb, Helmut ; Mueller, Daniel ; Schlichtmann, Ulf
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. Muenchen, Munich
fYear :
2007
Firstpage :
28
Lastpage :
31
Abstract :
Until recently, analog sizing decided a-priori by weight assignment the trade-off between competing design objectives. Nowadays, architectural design requires the knowledge of all possible optimal trade-offs of a building block. Methods for Pareto optimization provide the set of all optimal trade-offs, the so-called Pareto front. The next generation of analog Pareto optimization tools has to additionally consider the manufacturing variations. This paper will describe an approach to this challenging problem. It is based on the computation of the worst-case performance values on discrete sets of Pareto points that cover the Pareto front.
Keywords :
Pareto optimisation; analogue circuits; Pareto front; Pareto optimization; analog circuits; analog sizing; Analog circuits; Analog integrated circuits; Bandwidth; CMOS technology; Circuit simulation; Computational modeling; Manufacturing; Pareto optimization; Performance gain; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design, 2007. ECCTD 2007. 18th European Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4244-1341-6
Electronic_ISBN :
978-1-4244-1342-3
Type :
conf
DOI :
10.1109/ECCTD.2007.4529528
Filename :
4529528
Link To Document :
بازگشت