Title :
Low-noise and power dynamic logic circuit design based on semi-dynamic buffer
Author :
Tang, Fang ; Zhu, Ke ; Gan, Quan ; Tang, Jianguo
Author_Institution :
Hong Kong Univ. of Sci. & Technol., Hong Kong
Abstract :
Dynamic logic is one of the most important logic circuit structure. Due to precharge strategy, a lot of noise is introduced into the system as well as large extra power consumption. This paper proposes a novel structure for the buffer of the dynamic logic circuit. Using this proposed semi-dynamic logic buffer (SDB), the noise and power consumption in the buffer is dramatically deduced. Compared with the conventional buffer structure, the proposed one demonstrates much advantage in both power assumption and noise performance with roughly little drawback about driving ability.
Keywords :
buffer circuits; circuit noise; logic circuits; network synthesis; low-noise dynamic logic circuit design; power dynamic logic circuit design; semi-dynamic logic buffer; Circuit noise; Clocks; Energy consumption; Gallium nitride; Logic circuits; Logic design; Logic functions; MOS devices; MOSFETs; Noise reduction; Dynamic logic; noise; power consumption; semi-dynamic buffer;
Conference_Titel :
Anti-counterfeiting, Security and Identification, 2008. ASID 2008. 2nd International Conference on
Conference_Location :
Guiyang
Print_ISBN :
978-1-4244-2584-6
Electronic_ISBN :
978-1-4244-2585-3
DOI :
10.1109/IWASID.2008.4688424