Title :
Design of a 1.8V 8-bit 500MSPS folding-interpolation CMOS A/D converter with a folder averaging technique
Author :
Lee, Dongjin ; Song, Jaewon ; Shin, Jongha ; Hwang, Sanghoon ; Song, Minkyu ; Wysocki, Tad
Author_Institution :
Dept. of Semicond. Sci., Dongguk Univ., Seoul
Abstract :
In this paper, a CMOS analog-to-digital converter (ADC) with an 8-bit 500 MSPS at 1.8 V is designed. The architecture of the proposed ADC is based on a Folding ADC with a cascaded-folding and a cascaded-interpolation structure. A self-linearized preamplifier with source degeneration technique and a folder averaging technique for the high-performance are introduced. Further, a novel auto-switching encoder is also proposed. The chip has been fabricated with 0.18mu m 1-poly 5-metal CMOS technology. The active chip area is 0.79 mm2 and it consumes about 200 mW at 1.8 V power supply. The DNL and INL are within plusmn0.6/plusmn0.6LSB, respectively. The measured result of SNDR is 47.05dB.
Keywords :
CMOS integrated circuits; analogue-digital conversion; preamplifiers; CMOS analog-to-digital converter; autoswitching encoder; cascaded-folding structure; cascaded-interpolation structure; folder averaging technique; self-linearized preamplifier; source degeneration technique; voltage 1.8 V; Analog-digital conversion; Australia; CMOS technology; Interpolation; Linearity; Power supplies; Preamplifiers; Resistors; Semiconductor device measurement; Voltage;
Conference_Titel :
Circuit Theory and Design, 2007. ECCTD 2007. 18th European Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4244-1341-6
Electronic_ISBN :
978-1-4244-1342-3
DOI :
10.1109/ECCTD.2007.4529606