Title :
Gate delay estimation in STA under dynamic power supply noise
Author :
Okumura, Takaaki ; Minami, Fumihiro ; Shimazaki, Kenji ; Kuwada, Kimihiko ; Hashimoto, Masanori
Author_Institution :
Dev. Depatment-1, Semicond. Technol. Acad. Res. Center, Japan
Abstract :
This paper presents a gate delay estimation method that takes into account dynamic power supply noise. We review STA based on static IR-drop analysis and a conventional method for dynamic noise waveform, and reveal their limitations and problems that originate from circuit structures and higher delay sensitivity to voltage in advanced technologies. We then propose a gate delay computation that overcomes the problems with iterative computations and consideration of input voltage drop. Evaluation results with various circuits and noise injection timings show that the proposed method estimates path delay fluctuation well within 2% error on average.
Keywords :
circuit noise; delays; power supply circuits; timing; delay sensitivity; dynamic noise waveform; dynamic power supply noise; gate delay estimation; noise injection timings; path delay fluctuation; static IR-drop analysis; static timing analysis; Circuit noise; Degradation; Delay estimation; Dynamic voltage scaling; Fluctuations; Noise level; Performance analysis; Power supplies; Semiconductor device noise; Timing;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
DOI :
10.1109/ASPDAC.2010.5419786