DocumentCode :
1568442
Title :
A global interconnect reduction technique during high level synthesis
Author :
Kim, Taemin ; Liu, Xun
Author_Institution :
Department of Computer Science, University of California, Los Angeles, 90095,USA
fYear :
2010
Firstpage :
695
Lastpage :
700
Abstract :
In this paper, we propose an interconnect binding algorithm during high-level synthesis for global interconnect reduction. Our scheme is based on the observation that not all functional units (FUs) operate at all the time. When idle, FUs can be reconfigured as pass-through logic for data transfer, reducing interconnect requirement. Our algorithm formulates the interconnect reduction problem as a modified min-cost max-flow problem. It not only reduces the overall length of global interconnects but also minimizes the power overhead without introducing any timing violations. Experimental results show that, for a suite of digital processing benchmark circuits, our algorithm reduces global interconnects by 8.5% on the average in comparison to previously proposed schemes [6, 8]. It further lowers the overall design power by 4.8%.
Keywords :
Computer science; Degradation; Delay estimation; Energy consumption; High level synthesis; Integrated circuit interconnections; Power system interconnection; Reconfigurable logic; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei, Taiwan
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
Type :
conf
DOI :
10.1109/ASPDAC.2010.5419800
Filename :
5419800
Link To Document :
بازگشت