DocumentCode :
1568511
Title :
A low-power high-radix serial-parallel multiplier
Author :
Crookes, Danny ; Jiang, Richard M.
Author_Institution :
Sch. of Electr. Eng., Queen´´s Univ. Belfast, Belfast
fYear :
2007
Firstpage :
460
Lastpage :
463
Abstract :
In this paper, we introduce a novel high-radix binary signed digit (BSD) serial-parallel multiplier suitable for low-power high-speed multiplication. The proposed N- bittimesN-bit radix-16 serial-parallel multiplier can reduce the number of accumulation cycles of partial products to as much as N/4, and eliminate most of the invertion operations which consume power in a conventional multiplier in generating the partial products. Unlike other high-radix methods, the pre-multiplication in the new algorithm employs a BSD method which requires no extra adder, and thus removes the extra delay for additions which hinders other high-radix algorithms.
Keywords :
adders; digital arithmetic; low-power electronics; multiplying circuits; adder; high-radix algorithms; high-radix binary signed digit; high-radix serial-parallel multiplier; high-speed multiplication; Added delay; Adders; Circuits; Computer science; Costs; Cryptography; Energy consumption; Microprocessors; Power generation; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design, 2007. ECCTD 2007. 18th European Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4244-1341-6
Electronic_ISBN :
978-1-4244-1342-3
Type :
conf
DOI :
10.1109/ECCTD.2007.4529632
Filename :
4529632
Link To Document :
بازگشت