Title :
Improved weight assignment for logic switching activity during at-speed test pattern generation
Author :
Wu, M.-F. ; Pan, H.-C. ; Wang, T.-H. ; Huang, J.L. ; Tsai, Kun-Han ; Cheng, Wu-Tung
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
For two-pattern at-speed scan testing, the excessive power supply noise at the launch cycle may cause the circuit under test to malfunction, leading to yield loss. This paper proposes a new weight assignment scheme for logic switching activity; it enhances the IR-drop assessment capability of the existing weighted switching activity (WSA) model. By including the power grid network structure information, the proposed weight assignment better reflects the regional IR-drop impact of each switching event. For ATPG, such comprehensive information is crucial in determining whether a switching event burdens the IR-drop effect. Simulation results show that, compared with previous weight assignment schemes, the estimated regional IR-drop profiles better correlate with those generated by commercial tools.
Keywords :
automatic test pattern generation; integrated circuit modelling; logic testing; IR-drop assessment; at-speed test pattern generation; logic switching activity; power grid network structure information; power supply noise; weight assignment; weighted switching activity; Automatic test pattern generation; Circuit testing; Heat sinks; Heat transfer; Lab-on-a-chip; Logic testing; Power supplies; Test pattern generators; Thermal management; Timing;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
DOI :
10.1109/ASPDAC.2010.5419834