DocumentCode :
1568996
Title :
Critical-PMOS-aware clock tree design methodology for anti-aging zero skew clock gating
Author :
Huang, Shih-Hsu ; Chang, Chia-Ming ; Tu, Wen-Pin ; Pan, Song-Bin
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
fYear :
2010
Firstpage :
480
Lastpage :
485
Abstract :
Due to clock gating, the PMOS transistors in the clock tree often have different active probabilities, which lead to different NBTI delay degradations. To ensure that the clock skew is always zero, there is a demand to eliminate the degradation difference. In this paper, we present a critical-PMOS-aware clock tree design methodology to deal with this problem. First, we prove that, under the same tree topology, the NAND-type-matching clock tree has the minimum number of critical PMOS transistors. Then, we propose a 0-1 ILP (integer linear programming) approach to minimize the power consumption overhead while eliminating the degradation difference. Benchmark data consistently show that our design methodology can achieve very good results in terms of both the clock skew (due to the degradation difference) and the power consumption overhead.
Keywords :
MOSFET; clocks; integer programming; linear programming; trees (mathematics); NAND-type-matching clock tree; NBTI delay degradations; antiaging zero skew clock gating; clock skew; critical PMOS transistors; critical-PMOS-aware clock tree design; integer linear programming; power consumption; tree topology; Clocks; Degradation; Delay; Design methodology; Energy consumption; Integer linear programming; MOSFETs; Niobium compounds; Titanium compounds; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
Type :
conf
DOI :
10.1109/ASPDAC.2010.5419836
Filename :
5419836
Link To Document :
بازگشت