DocumentCode :
1569150
Title :
Secure and testable scan design using extended de Bruijn graphs
Author :
Fujiwara, Hideo ; Obien, Marie Engelene J
Author_Institution :
Grad. Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Kansai Science City, Japan
fYear :
2010
Firstpage :
413
Lastpage :
418
Abstract :
In this paper, we first introduce extended de Bruijn graphs to design extended shift registers that are functionally equivalent but not structurally equivalent to shift registers. Using the extended shift registers, we present a new secure and testable scan design approach that aims to satisfy both testability and security of digital circuits. The approach is only to replace the original scan registers to modified scan registers called extended scan registers. This method requires very little area overhead and no performance overhead. New concepts of scan security and scan testability are also introduced.
Keywords :
design for testability; graph theory; security; shift registers; extended de Bruijn graphs; extended shift registers; scan security; scan testability; secure scan design; testable scan design; Circuit faults; Circuit testing; Cryptography; Design for testability; Digital circuits; Flip-flops; Hardware; Information security; Shift registers; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
Type :
conf
DOI :
10.1109/ASPDAC.2010.5419845
Filename :
5419845
Link To Document :
بازگشت