DocumentCode :
1569207
Title :
Minimizing clock latency range in robust clock tree synthesis
Author :
Liu, Wen-Hao ; Li, Yih-Lang ; Chen, Hui-Chi
Author_Institution :
Dept. of Comput. Sci., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
fYear :
2010
Firstpage :
389
Lastpage :
394
Abstract :
Given the extensive study of clock skew minimization, in the ISPD 2009 Clock Network Synthesis (CNS) Contest, clock latency range (CLR) was initially minimized across multiple supply voltages under capacitance and slew constraints. CLR approximates the summation of the clock skew and the maximum source-to-sink delay variation for multiple supply voltages. This work develops an efficient three-stage clock tree synthesis flow for CLR minimization. Firstly, a balanced clock tree with small skew is generated. Secondly, buffer insertion and wire sizing minimizes delay variation without violating the slew constraint. Finally, skew is minimized by inserting snaking wires. Experimental results reveal that the proposed flow can complete all ISPD´09 benchmark circuits and yield less CLR than the top three winners of ISPD´09 CNS contest by 59%, 52.7% and 35.4% respectively. Besides, the proposed flow can also run 5.52, 1.86, and 7.54 times faster than the top three winners of ISPD´09 CNS contest respectively.
Keywords :
clocks; power supply circuits; ISPD 2009 Clock Network Synthesis Contest; buffer insertion; clock latency range; clock skew minimization; maximum source-to-sink delay variation; multiple supply voltages; robust clock tree synthesis; wire sizing; Capacitance; Circuit synthesis; Clocks; Delay; Minimization; Network synthesis; Robustness; Routing; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
Type :
conf
DOI :
10.1109/ASPDAC.2010.5419849
Filename :
5419849
Link To Document :
بازگشت