DocumentCode :
1569368
Title :
A framework for macro- and micro-time to model VHDL attributes
Author :
Belhadj, M. ; McConnell, R. ; Guernic, P. Le
Author_Institution :
IRISA, Rennes, France
fYear :
1993
Firstpage :
520
Lastpage :
525
Abstract :
The work presented introduces a formal definition of some important constructs of VHDL, using a formally defined language. Both macro time and micro time scales are used. The inclusion of micro time, or time deltas, allows the authors to describe variables as well as signals. For the purpose of illustration they present the signal attributes of VHDL. This work represents a prelude to the complete translation of VHDL into the formal verification language SIGNAL. SIGNAL can then provide a basis for verifying VHDL programs
Keywords :
formal specification; formal verification; hardware description languages; timing; SIGNAL; VHDL attributes; VHDL programs; constructs; formal definition; formal verification language; formally defined language; macro time; micro time; time deltas; Automatic testing; Clocks; Discrete event simulation; Engines; Formal languages; Formal verification; Hardware design languages; Logic; Signal synthesis; Standards development;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1993, with EURO-VHDL '93. Proceedings EURO-DAC '93., European
Conference_Location :
Hamburg
Print_ISBN :
0-8186-4350-1
Type :
conf
DOI :
10.1109/EURDAC.1993.410686
Filename :
410686
Link To Document :
بازگشت