DocumentCode :
1569895
Title :
A new linear readout circuit for a CMOS image sensor
Author :
Teymouri, M. ; Hadidi, Kh ; Khoei, A.
Author_Institution :
Microelectron. Res. Center, Urmia Univ., Urmia, Iran
fYear :
2009
Firstpage :
213
Lastpage :
216
Abstract :
This paper presents a high linearity, low area and low power column-parallel readout circuit with a modified 3 transistor active pixel sensor (3T-APS). Each column readout circuit consumes 43 uW power provided from the 3.3 V power supply and a small layout size of 10times300 um2 is integrated in the 512 columns at one side of the pixel array. The modified pixel achieves the signal saturation voltage is the same as the standard APS structure, and the readout circuit linearity range is 99.9%. A high linearity 512times512 pixel CMOS image sensor with the proposed column-parallel readout circuit is designed based on 0.35 um 2P4M standard CMOS technology.
Keywords :
CMOS image sensors; low-power electronics; readout electronics; 3-transistor active pixel sensor; CMOS image sensor; linear readout circuit; power 43 muW; signal saturation voltage; size 0.35 mum; voltage 3.3 V; CMOS image sensors; CMOS technology; Circuits; Dynamic range; Equations; Image quality; Linearity; Pixel; Switches; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design, 2009. ECCTD 2009. European Conference on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-3896-9
Electronic_ISBN :
978-1-4244-3896-9
Type :
conf
DOI :
10.1109/ECCTD.2009.5274955
Filename :
5274955
Link To Document :
بازگشت