• DocumentCode
    1570127
  • Title

    Three-dimensional integrated circuits (3D IC) Floorplan and Power/Ground Network Co-synthesis

  • Author

    Falkenstern, Paul ; Xie, Yuan ; Chang, Yao-Wen ; Wang, Yu

  • Author_Institution
    Comput. Sci. & Engr. Dept., Pennsylvania State Univ., University Park, PA, USA
  • fYear
    2010
  • Firstpage
    169
  • Lastpage
    174
  • Abstract
    Three dimensional integrated circuits (3D ICs) are currently being developed to improve existing 2D designs by providing smaller chip areas and higher performance and lower power consumption. However, before 3D ICs become a viable technology, the 3D design space needs to be fully explored and 3D EDA tools need to be developed. To help explore the 3D design space and help fill the need for 3D EDA tools, the 3D floorplan and power/ground (P/G) co-synthesis tool is developed in this work, which develops the floorplan and the P/G network concurrently. Most current 3D IC floorplanners neglect the effects of the 3D P/G network on the design, which may lead to large IR drops in the circuit. To create feasible floorplans with efficient P/G networks, the 3D floorplan and P/G co-synthesis tool optimizes the floorplan in terms of wirelength, area and P/G routing area and IR drops. The tool integrates a 3D B*-tree floorplan representation, a resistive P/G mesh, and a simulated annealing (SA) engine to explore the 3D floorplan and P/G network. The results of experiments using the 3D floorplan and P/G co-synthesis tool show that 3D ICs tend to increase the P/G routing area while decreasing the IR drops in the circuit. By considering the IR drop while floorplanning, exploring the 3D P/G design space, and evaluating 3D IC´s effect on 3D P/G networks, the 3D floorplan and P/G co-synthesis tool can develop a more efficient 3D IC.
  • Keywords
    electronic design automation; integrated circuit layout; network routing; simulated annealing; three-dimensional integrated circuits; 3D B*-tree floorplan; 3D EDA tool; 3D IC floorplan; 3D design; 3D integrated circuit; IR drops; P/G cosynthesis tool; P/G network; P/G routing; power/ground network cosynthesis; resistive P/G mesh; simulated annealing; Computer science; Design optimization; Electronic design automation and methodology; Energy consumption; Integrated circuit synthesis; Network synthesis; Routing; Space technology; Three-dimensional integrated circuits; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
  • Conference_Location
    Taipei
  • Print_ISBN
    978-1-4244-5765-6
  • Electronic_ISBN
    978-1-4244-5767-0
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2010.5419899
  • Filename
    5419899