• DocumentCode
    1570165
  • Title

    A method of data path allocation by pattern matching on the data flow graph

  • Author

    Hirakawa, Y. ; Yoshida, Manabu ; Harashima, K. ; Fukunaga, K.

  • Author_Institution
    Fac. of Eng., Osaka Prefecture Univ., Japan
  • fYear
    1995
  • Firstpage
    254
  • Lastpage
    263
  • Abstract
    Allocation and scheduling are important tasks in high level synthesis. Allocation is an assignment of operations and variables into registers and functional units and interconnects these circuit units, while ensuring the given circuit conditions. Since the result of allocation has direct effects upon the size of a chip, design of allocation is strongly required to make use of hardware (i.e. registers, functional units, buses etc.) efficiently to minimize the size of a chip. In this paper, we propose an allocation method which minimizes the measure of area concerning the interconnection of circuit units, based on the dependence of operations given by the data flow graph (DFG)
  • Keywords
    circuit optimisation; data flow graphs; high level synthesis; pattern matching; area minimization; buses; chip size; circuit interconnections; data flow graph; data path allocation; functional units; hardware; high level synthesis; pattern matching; registers; Area measurement; Flow graphs; Fluid flow measurement; Hardware; High level synthesis; Integrated circuit interconnections; Large-scale systems; Pattern matching; Registers; Semiconductor device measurement;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Signal Processing, VIII, 1995. IEEE Signal Processing Society [Workshop on]
  • Conference_Location
    Sakai
  • Print_ISBN
    0-7803-2612-1
  • Type

    conf

  • DOI
    10.1109/VLSISP.1995.527497
  • Filename
    527497