Title :
Multi-chip architecture for IF Neural Network
Author :
Sargeni, Fausto ; Bonaiuto, Vincenzo
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome “Tor Vergata”, Rome, Italy
Abstract :
The design of a multi-chip architecture can be an appealing solution to implement very large Artificial Neural Networks systems. The size of these systems often can be a only way to deeply and effectively investigate on innovative, “bioinspired”, computational paradigms. In this paper, the authors present the architecture of a system with two analogue chips well suited to carry out a large Integrate and Fire Neural Network electronic system. In particular, the chips have been designed by using a dedicated technique to reduce the I/O analogue pins.
Keywords :
neural chips; neural net architecture; I/O analogue pins; artificial neural network system; integrate and fire neural network electronic system; multichip architecture; Artificial neural networks; Cellular neural networks; Computer architecture; Fires; Integrated circuit interconnections; Neural networks; Neuromorphics; Neurons; Pins; Pulse circuits;
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-7771-5
DOI :
10.1109/MWSCAS.2010.5548649