DocumentCode :
1570872
Title :
A new fault attack on the advanced encryption standard hardware
Author :
Mukhopadhyay, Debdeep
Author_Institution :
Dept. of Comput. Sc & Eng., Indian Inst. of Technol. Kharagpur, Kharagpur, India
fYear :
2009
Firstpage :
387
Lastpage :
390
Abstract :
The present paper develops a new fault attack suitable against hardware designs of the advanced encryption standard (AES) cryptosystem. The paper presents a two stage fault based attack of an AES implementation that assumes a random non-zero random byte fault at the input of the eighth round. The paper shows that the fault model is practical, does not assume the location of the byte fault in the state matrix and requires a brute force search of complexity 236. The paper discusses the possibility of the attack on an FPGA implementation of AES by making sudden changes in the frequency of the input clock.
Keywords :
authorisation; cryptography; field programmable gate arrays; matrix algebra; AES cryptosystem; FPGA implementation; advanced encryption standard; clock frequency; fault based attack; nonzero random byte; state matrix; Circuit faults; Clocks; Field programmable gate arrays; Frequency; Hardware; NIST; Public key cryptography; Scheduling algorithm; Standards development; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design, 2009. ECCTD 2009. European Conference on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-3896-9
Electronic_ISBN :
978-1-4244-3896-9
Type :
conf
DOI :
10.1109/ECCTD.2009.5275006
Filename :
5275006
Link To Document :
بازگشت