DocumentCode :
1570877
Title :
A Dual PFD Phase Rotating Multi-Phase PLL for 5Gbps PCI Express Gen2 Multi-Lane Serial Link Receiver in 0.13um CMOS
Author :
Kim, Sungjoon ; Lee, Dongyun ; Park, Young-Soo ; Moon, Yongsam ; Shim, Daeyun
Author_Institution :
Silicon Image Inc., Sunnyvale
fYear :
2007
Firstpage :
234
Lastpage :
235
Abstract :
A dual phase frequency detector phase-locked loop (PLL) architecture for multi-lane 5 Gbps serial link receiver is demonstrated using 0.13 mum CMOS. The PLL´s 8 multiphase clocks can be rotated altogether digitally with respect to a single fixed phase clock from a main PLL. The phase step resolution is 1/15 of a unit bit interval and the rotation is achieved by adding only one additional phase-frequency detector (PFD) and a charge pump. The rms jitter is 1.2 ps for 5 Gbps serial link operation. The new PLL occupies 0.015 mm2 and consumes 3 mA from a 1.2 V supply. The small area and low power nature of the architecture is suitable for receivers in multi-lane serial links.
Keywords :
CMOS digital integrated circuits; clocks; data communication; jitter; phase detectors; phase locked loops; CMOS process; Gen2 multilane serial link receiver; PCI; bit rate 5 Gbit/s; charge pump; dual PFD phase rotating multiphase PLL; multiphase clocks; phase frequency detector phase-locked loop architecture; rms jitter; size 0.13 mum; time 1.2 ps; voltage 1.2 V; Bandwidth; Charge pumps; Clocks; Digital filters; Jitter; Moon; Phase detection; Phase frequency detector; Phase locked loops; Silicon; PLL; dual phase frequency detector; multi-lane; serial link;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2007 IEEE Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-4-900784-05-5
Electronic_ISBN :
978-4-900784-05-5
Type :
conf
DOI :
10.1109/VLSIC.2007.4342732
Filename :
4342732
Link To Document :
بازگشت