Title :
High-speed low-complexity three-parallel reed-solomon decoder for 6-Gbps mmWave WPAN systems
Author :
Choi, Chang-Seok ; Lee, Hanho
Author_Institution :
Dept. of Inf. & Commun. Eng., Inha Univ., Incheon, South Korea
Abstract :
This paper presents a high-speed low-complexity three-parallel Reed-Solomon (RS) decoder for 6-Gbps mmWave WPAN systems. Three-parallel processing is used to achieve 6-Gbps data throughput and low hardware complexity. Three-way parallelizing for syndrome computation and error correction allow the inputs to be received at very high data rates and the outputs to be delivered at correspondingly high rates with a minimum delay. The proposed three-parallel RS decoder has been implemented 90 nm CMOS technology optimized for a 1.2 V supply voltage. The implementation result shows that the proposed RS decoder can operates at a clock frequency of 400 MHz and has a data throughput 9.6-Gbps. The proposed three-parallel RS decoder architecture has a much higher data processing rate and low hardware complexity, and also can be adapted in the FEC devices for mmWave WPAN systems with a data rate of 6 Gbps and beyond.
Keywords :
CMOS integrated circuits; Reed-Solomon codes; decoding; error correction codes; millimetre wave devices; personal area networks; CMOS technology; FEC devices; bit rate 6 Gbit/s; bit rate 9.6 Gbit/s; error correction; frequency 400 MHz; hardware complexity; high-speed low-complexity three-parallel Reed-Solomon decoder; mmWave WPAN systems; size 90 nm; syndrome computation; three-way parallelizing; voltage 1.2 V; CMOS technology; Clocks; Concurrent computing; Decoding; Delay; Error correction; Hardware; Reed-Solomon codes; Throughput; Voltage;
Conference_Titel :
Circuit Theory and Design, 2009. ECCTD 2009. European Conference on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-3896-9
Electronic_ISBN :
978-1-4244-3896-9
DOI :
10.1109/ECCTD.2009.5275026