Title :
A systematic design procedure for CMOS three-stage NMC amplifiers
Author :
Kojori, Hossein Shokri ; Yavari, Mohammad
Author_Institution :
Dept. of Electr. Eng., Amirkabir Univ. of Technol. Tehran, Tehran, Iran
Abstract :
This paper presents a new time-domain design procedure for CMOS three stage amplifiers with nested Miller compensation. The optimal design issues of power dissipation are considered to achieve the lowest power consumption while satisfying the required design specifications such as the DC gain, settling time, and noise budget. These parameters are critical for switched-capacitor applications. HSPICE simulation results are provided for a three-stage single-ended class A amplifier to verify the efficiency of the proposed design technique.
Keywords :
CMOS integrated circuits; SPICE; amplifiers; compensation; low-power electronics; switched capacitor networks; time-domain analysis; CMOS three-stage NMC amplifiers; HSPICE simulation; nested Miller compensation; power dissipation; switched-capacitor applications; systematic design procedure; three-stage single-ended class A amplifier; time-domain design procedure; Bandwidth; CMOS technology; Capacitors; Energy consumption; Equations; Frequency; Integrated circuit synthesis; Integrated circuit technology; Laboratories; Time domain analysis; Nested Miller Compensation; Three-Stage Amplifiers;
Conference_Titel :
Circuit Theory and Design, 2009. ECCTD 2009. European Conference on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-3896-9
Electronic_ISBN :
978-1-4244-3896-9
DOI :
10.1109/ECCTD.2009.5275030