DocumentCode :
1571639
Title :
Design and noise analysis of 8Gb/s capacitive low power and high speed 4-PWAM transceiver
Author :
Young Bok Kim ; Yong-Bin Kim
Author_Institution :
Dept. of Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
fYear :
2010
Firstpage :
785
Lastpage :
788
Abstract :
In this paper, capacitive 4-PWAM transmitter architectures and circuits are proposed and its bit error rate is estimated by developing noise model considering random jitter, data dependent jitter, and PVT variations. A novel technique is proposed to reduce power and to increase speed by using capacitive driven low swing transceiver. To implement 4-PWAM transmitter new phase controller and adaptive capacitance network are designed. At receiver side, new architectures for PWM and PAM demodulation are proposed and designed. The proposed design saves 1.74~2.4x power and 4x higher data rate than conventional designs.
Keywords :
demodulation; jitter; transceivers; PAM demodulation; PVT variations; PWM demodulation; adaptive capacitance network; capacitive 4-PWAM transmitter architecture; capacitive low power transceiver; data dependent jitter; high speed 4-PWAM transceiver; low swing transceiver; noise analysis; noise model; phase controller; random jitter; Adaptive control; Adaptive systems; Bit error rate; Capacitance; Circuit noise; Jitter; Programmable control; Pulse width modulation; Transceivers; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548696
Filename :
5548696
Link To Document :
بازگشت