Title :
Minimizing clocking patterns of Adjustable safe clocking for timing variation-aware datapaths
Author :
Inoue, Keisuke ; Kaneko, Mineo
Author_Institution :
Sch. of Inf. Sci., Japan Adv. Inst. of Sci. & Technol. (JAIST), Nomi, Japan
Abstract :
This work focuses on the timing variation-aware datapath design based on Contra-Data-Direction (CDD) clocking. Although a register assignment based on CDD clocking has been proposed, resultant datapaths suffer from the increase in registers. To overcome the problem, this paper proposes a novel timing variation-aware design using Adjustable CDD (ACDD) clocking, named ACDD-based design. An ILP-based approach is presented to minimize the cost of ACDD clocking, which is a fundamental problem in ACDD-based design. Experiments show the effectiveness of the approach.
Keywords :
integer programming; linear programming; logic design; CDD clocking pattern; ILP-based approach; adjustable CDD clocking; contra-data-direction clocking; register assignment; safe clocking; timing variation-aware datapath; Clocks; Costs; Delay effects; Flow graphs; Frequency; Hardware; Information science; Large scale integration; Master-slave; Timing;
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-7771-5
DOI :
10.1109/MWSCAS.2010.5548707